VLSI Design, International Conference on
Download PDF

Abstract

Recently, Dynamically Reconfigurable Processors (DRPs) have been proposed. In this paper, we describe a model of a DRP using a Dynamic Module Library (DML), which we have developed for the modeling of general-purpose dynamically reconfigurable systems. The DML is an extended SystemC library and enables the modeling of the dynamic generation and elimination of modules, ports and channels and the dynamic connection and dispatch between port and channel. Using the DML, we can model the DRP naturally. The architecture of the proposed DRP is based on an MIPS-type architecture and supports the instructions, which are for the dynamically reconfigurable operational units and for their generation and elimination. We describe the proposed DRP model and its evaluation results.
Like what you’re reading?
Already a member?
Get this article FREE with a new membership!

Related Articles